Examples of using RISC in English and their translations into Spanish
{-}
-
Colloquial
-
Official
Code density is similar to RISC;
This project presents the RISC architecture of the 32 bits SR3C processor.
In the DLX design this is a fairly simple one,"classic" RISC in concept.
Servo Voltage Regulators are RISC microprocessor controlled devices.
The ARM microcontrollers are High-Performance, 16/32-Bit RISC Core devices.
People also translate
Unlike a computer or even RISC, the instruction set is much reduced in number.
Mark Jones' Gofer Archive- for x86 PC Gavin Wraith's RISC OS page- for RISC OS.
HP's first generation RISC hardware was already obsolete before its MPE software was ready to release.
Load delays were seen on very early RISC processor designs.
Using a camera, a RISC computer and large motors brushless, the Leonardo system regulated the colours in the running, without stopping the press.
It appears to strengthen the grip of part of RISC, a protein called TRBP, upon small pieces of RNA.
A team in Acorn and VLSI technology came up with the ARM1 microcontroller,based on the 6502 model and the RISC standards, in 1985.
In the late 1990s, Intel replaced their entire RISC line with ARM-based designs, known as the XScale.
Equipped with a RISC Microcomputer and an Operating System GNU/ Linux, that ensure reliability in the management of interfaces, protocols and peripherals.
The new line was based around the Motorola 88000, a high performance RISC processor with some support for multiprocessing and a particularly clean architecture.
The RISC movement in computer architecture postulated that hardware should be designed for compilers rather than for human assembly programmers.
This is the only technique provided for many RISC processors, but CISC architectures such as x86 support additional techniques.
Indicate how computer status is modified(register content, data storage and I/O ports)after running small programs(maximum 10 instructions) written in simple RISC computer assembly language.
Each test engine has its own RISC processing power for ultra fast data acquisition and high accuracy post processing.
In 1998, Compaq also acquired the much larger Digital Equipment Corporation andinherited its DEC Alpha RISC servers with OpenVMS and Tru64 Unix customer bases.
Each OTDR test engine has built-in RISC processing power for fast and accurate trace acquisition and data processing.
When there are only a few addressing modes, the particular addressing mode required is usually encoded within the instruction code e.g. IBM System/360 and successors, most RISC.
The code density of MISC is similar to the code density of RISC; the increased instruction density is offset by requiring more of the primitive instructions to do a task.
Motorola experienced the shift from analogicto digital phones and, to the detriment of its own chips, searched elsewhere(Texas Instruments) for DSP and low-consumption RISC.
To probe how RISC works, Jin and his co-workers inserted a gene for a fluorescent protein into a cell line, and then added a short piece of RNA that incompletely silences the inserted gene.
Cocke received both the National Medal of Technology and the National Medal of Science for his innovation, butIBM itself failed to recognize the importance of RISC, and lost the lead in RISC technology to Sun.
The DLX(pronounced"Deluxe") is a RISC processor architecture designed by John L. Hennessy and David A. Patterson, the principal designers of the Stanford MIPS and the Berkeley RISC designs(respectively), the two benchmark examples of RISC design named after the Berkeley design.
The ReactOS operating system design is able to provide portability across families of processors, such as Intel x86 and even provide portability across different processor architectures,such as CISC and RISC.
And, then in 1990, IBM launched a new generation of computers based in an architecture they called POWER(Performance Optimization With Enhanced RISC) that was essentially, a RISC computer with an enhanced instruction set.
Technical information Characteristic Value Operating system Symbian 9.1a,S60 release 3.0 CPU 32-bit RISC ARM9 Supported platforms/technologies C++, Java MIDP 2.0 Frequency Quadband EGSM 850, 900, 1800, and 1900, UMTS 2100 Data transmission EGPRS, GPRS, CSD, HSCSD Size Length.