Examples of using Memory controller in English and their translations into Hungarian
{-}
-
Colloquial
-
Official
-
Medicine
-
Ecclesiastic
-
Financial
-
Programming
-
Official/political
-
Computer
Integrated Memory Controller(IMC).
It also integrates an Intel HD Graphics 500 GPU anda dual-channel LPDDR3 memory controller.
CVAX Memory Controller.
New-Yorke HP 48GX prototype 8 MHz, LCD controller, memory controller, UART and IR control.
When the memory controller is not on-die, the same CPU may be installed on a new motherboard, with an updated northbridge.
It is also Intel's first integrated x86 processor,chipset and memory controller since 1994's 80386EX.
There were integrated memory controllers that provided ten RDRAM channels.
Besides four CPU cores, the chip also includes a DirectX 12capable GPU as well as a DDR4/LPDDR4 memory controller(dual-channel, up to 2400 MHz).
The 21174 contains a memory controller and PCI controller. .
Some SATA RAID controllers use Intel 80303 IOP(Intelligent I/O Processor)which integrates PCI-to-PCI bridge, memory controller and 80960JT-100 CPU core.
The P2 integrated memory controller manages two-channel LPDDR23X memories, depending on the configuration of your phone or 4 or 4 GB.
T4240- The first product announced and incorporates twelve cores, three memory controllers and various other accelerators.
In addition to two CPU cores with Hyper-Threading clocked at 2.0 GHz(no Turbo), the chip also integrates an HD Graphics 5500 GPU anda dual-channel DDR3(L)-1600 memory controller.
(also dubbed Independent Dynamic Core Technology),allowing the cores and northbridge(integrated memory controller) to scale power consumption up or down independently.
Apple doubled the size of the A5X's memory interface in comparison to the A5,including a memory interface subsystem with four 32-bit wide LP-DDR2 memory controllers.
The key elements of the architecture are the cache memories, the cache memory controllers, the shared memory, and the coherence controller. .
Added several new memory controller parameter R300, relating to the signal Out Enable(«Shift of OE signal for WRITE Data»,«Shift of OE signal for WRITE Data Strobe»), which may slightly improve performance.
The RM9xx0 were a family of SOCdevices which included northbridge peripherals such as memory controller, PCI controller, gigabit ethernet controller and fast IO such as a hypertransport port.
Its APU is a single-chip that combines a central processing unit(CPU) and graphics processing unit(GPU),as well as other components such as a memory controller and video decoder/encoder.
Hidden(translated in the mode of"read-only"), some of the"uninteresting" parameters of the memory controller(«Write Latency»,«Command Latency»,«Strobe Latency»)- you can not edit them now, although they are in the log.
Dual Channel memory controllers are memory controllers where the DRAM devices are separated on to two different buses to allow the memory controller(s) to access them in parallel.
The SCxxxx range of Geode devices are a single-chip version, comparable to the SiS 552, VIA CoreFusion or Intel's Tolapai,which integrate the CPU, memory controller, graphics and I/O devices into one package.
The chips include among other integrated functionality, integrated L3 caches, memory controllers, multiple I/O-devices such as DUART, GPIO and USB 2.0, security and encryption engines, a queue manager scheduling on-chip events and a SerDes based on-chip high speed network configurable as multiple Gigabit Ethernet, 10 Gigabit Ethernet, RapidIO or PCIe interfaces.
Detailed chipset information for AMD B450 and X470“Low-Power Promontory”south bridge,as well as for the integrated Server Controller Hub and integrated memory controller of AMD Ryzen 2000 Pinnacle Ridge and Threadripper 2 processors.
The chips include among other integrated functionality, Gigabit Ethernet controllers, two USB 2.0 controllers, a security engine,a 32-bit DDR2 and DDR3 memory controller with ECC support, dual four-channel DMA controllers, a SD/MMC host controller and high speed interfaces which can be configured as SerDes lanes, PCIe and SGMII interfaces.
Comparing them to their competitors is difficult since Intel Core i5, which offers four cores with the same number of working threads, but has a higher IPC performance(number of instructions per cycle)and a better IMC(integrated memory controller), is in the same price range.
The new Core i7 and i5 processors are the first Intel processors to integrate both a 16-lane PCI Express 2.0 graphics port andtwo-channel memory controller, enabling all input/output and manageability functions to be handled by the single-chip Intel P55 Express Chipset.
The Alpha 21364 was revealed in October 1998 by Compaq at the 11th Annual Microprocessor Forum, where it was described as an Alpha 21264 with a 1.5 MB 6-way set-associative on-die secondary cache,an integrated Direct Rambus DRAM memory controller and an integrated network controller for connecting to other microprocessors.
The chips include, among other integrated functionality, a 512 kB L2 cache, a security engine, three Gigabit Ethernet controllers, a USB 2.0 controller, a 64-bit DDR2 and DDR3 memory controller with ECC support, dual four-channel DMA controllers, a SD/MMC host controller and high speed SerDes lanes which can be configured as three PCIe interfaces, two RapidIO interfaces and two SGMII interfaces.
In theory, the FB-DIMM's memory buffer device could be built to access any DRAM cells,allowing for memory cell agnostic memory controller design, but this has not been demonstrated, as the technology is in its infancy.