Exemplos de uso de Memory controller em Inglês e suas traduções para o Português
{-}
-
Colloquial
-
Official
-
Medicine
-
Financial
-
Ecclesiastic
-
Ecclesiastic
-
Computer
-
Official/political
Memory controller.
Unknown memory controller.
Offers an integrated HD Graphics 4000 GPU running at 650-1100 MHz on a dual channel DDR3 memory controller.
That includes a four-channel DDR3 memory controller running at 1866MHz.
Each memory controller ties to two quad ROPs, one per 64-bit channel, and dedicated 512 KiB L2 cache.
It integrates a faster processor,powerful graphics, and a memory controller into a single chip.
If implemented as part of the memory controller, interrupts are mapped into the system's memory address space.
It has a single chip which is clubbed with integrated processor,powerful graphics and memory controller to give you the best performance.
The memory controller, which handles communication between the CPU and RAM, was moved onto the processor die by AMD beginning with their AMD64 processors and by Intel with their Nehalem processors.
Other optimizations were also developed to fix memory controller overload problems found during the experiments.
The Tegra integrates an ARM architecture central processing unit(CPU), graphics processing unit(GPU),northbridge, southbridge, and memory controller onto one package.
In order to extend the memory's useable life, the SSD's memory controller employs various algorithms that spread the storage of data across all memory cells.
Some northbridges also contain integrated video controllers, also known as a Graphics and Memory Controller Hub(GMCH) in Intel systems.
Essentially, it provides the memory controller the option to use either a double data rate mode that has a prefetch of 8n, or a quad data rate mode that has a prefetch of 16n.
The Jaguar's underlying hardware was crippled by a flaw in the CPU's memory controller, which prevented code execution out of system RAM.
When a server is configured with Registered DIMMs, the memory bus functions in parallel mode, andall DRAMs are controlled by the processor's memory controller.
Fully buffered memory takes some of the functions of the memory controller(a chip that controls the data flow of RAM) and puts it on the memory module.
A 90-nanometer process GPU, a new ultra-threaded core processing architecture,a 128-bit ring-bus memory controller and up to 256 MB GDDR2 RAM.
A memory controller is needed to manage the memory subsystem and different population rules governing the memory controller will affect the frequency/speed and latency at which a memory module can be addressed.
Some SATA RAID controllers use Intel's 80303 IOP(Intelligent I/O Processor),which integrates a PCI-to-PCI bridge, memory controller, and a 80960JT-100 CPU core.
Intel® Fast Memory Access is an updated Graphics Memory Controller Hub(GMCH) backbone architecture that improves system performance by optimizing the use of available memory bandwidth and reducing the latency of the memory accesses.
It combines a central processing unit(CPU) and graphics processing unit(GPU),as well as other components such as a memory controller and video decoder.
The performance improvements over previous Xeon processors are based mainly on: Integrated memory controller supporting three memory channels of DDR3 UDIMM(Unbuffered) or RDIMM(Registered) A new point-to-point processor interconnect QuickPath, replacing the legacy front side bus Simultaneous multithreading by multiple cores and hyper-threading 2× per core.
A single-rank ECC DIMM(x4 or x8) uses all of its DRAM chips to create a single block of 72 bits, andall the chips are activated by one chip-select signal from the memory controller chipset.
Types include front-side bus(FSB),which carries data between the CPU and memory controller hub; direct media interface(DMI), which is a point-to-point interconnection between an Intel integrated memory controller and an Intel I/O controller hub on the computer's motherboard; and Quick Path Interconnect(QPI), which is a point-to-point interconnect between the CPU and the integrated memory controller.
These units are: a CPU core, two Vector Processing Units(VPU),a 10-channel DMA unit, a memory controller, and an Image Processing Unit IPU.
Obeying the channel population rules specific to the server processor and memory controller allows us to easily strike the right balance in optimising our memory for best performance using simple steps like populating all four memory channels, thus increasing memory performance up four times, increasing the ROI(Return on Investment) while simultaneously reducing the TCO(Total Cost of Ownership) over the lifecycle of the server.
Apart from these differences, the Socket 754 Sempron CPUs sharemost features with the more powerful Athlon 64, including an integrated(on-die) memory controller, the HyperTransport link, and AMD's"NX bit" feature.
LRDIMMs greatly reduce the electrical loading of the DRAM chips onto the memory bus, andthrough a process called"Rank Multiplication," transform a Quad Rank LRDIMM into a Dual Rank memory module for the memory controller.
These units are: a CPU core, two Vector Processing Units(VPU), a graphics interface(GIF),a 10 channel DMA unit, a memory controller, an Image Processing Unit(IPU) and an input output interface.